# FPGA tutorial Lecture 10

13.01.2021

**Jochen Steinmann** 





# **Organisatorical**











#### ToDo:

- A. Create a RingBuffer, which can
  - store 8x 8bit values
  - Two different clocks (read and write) each with its own enable
- B. Change the RingBuffer that it provides these features:
  - Readout only, if write disabled
  - Output in the correct order (read pointer has to start from write pointer)
     Hint: Between read and write are some clock cycles of each clock.

Keep in mind:

It is not possible to set variables in different processes.

- C. Start with a simple trigger module
  - If reset, run = 1
  - If data is for one clockcycle above threshold run = 0 until reset





## Lecture 09a

```
entity RingBuffer is
   port(
   -- write
                     : in std logic;
       i sl wrCLK
                                                          -- clock
       i sl wrEN
                   : in std logic;
                                                           -- enable
       i slv wrdata : in std logic vector(7 downto 0); -- data input
   -- read
       i sl rdCLK
                    : in std logic;
                                                          -- clocke
                   : in std logic;
                                                           -- enable
       i sl rdEN
       o slv rddata : out std logic vector(7 downto 0) -- data input
end RingBuffer;
architecture behavior of RingBuffer is
   signal memory : slv8 array t(7 downto 0) := (others=>(others=>'0'));
   -- read and write count 3 bit wide
   signal wrcnt : unsigned(2 downto 0) := (others => '0');
   signal rdcnt : unsigned(2 downto 0) := (others => '0');
begin
   process(i sl wrCLK)
   begin
       if rising edge(i sl wrCLK) then
           if (i sl wrEN = '1') then
               memory( to integer(wrcnt) ) <= i slv wrdata;</pre>
               wrcnt <= wrcnt + '1':
           end if:
       end if;
   end process;
   process(i_sl_rdCLK)
   begin
       if rising edge(i sl rdCLK) then
           if (i sl rdEN = '1') then
               o slv rddata <= memory( to integer(rdcnt)) ;
               rdcnt <= rdcnt + '1';
           end if:
       end if:
   end process;
end behavior;
```



### Lecture 09b

# **Simulation output**







#### Lecture 09b

## Keep the order of the data

```
architecture behavior of RingBuffer is
    signal memory : slv8 array t(7 downto 0) := (others=>(others=>'0'));
    -- read and write count 3 bit wide
    signal wrcnt : unsigned(2 downto 0) := (others => '0');
   signal rdcnt : unsigned(2 downto 0) := (others => '0');
begin
    process(i sl wrCLK)
    begin
       if rising edge(i sl wrCLK) then
            if (i sl wrEN = '1') then
                memory( to integer(wrcnt) ) <= i slv wrdata;</pre>
                wrcnt <= wrcnt + '1';
            end if:
        end if:
    end process;
   process(i sl rdCLK)
    begin
       if rising edge(i sl rdCLK) then
            if (i sl rdEN = '1') then
                o slv rddata <= memory( to integer(rdcnt));
                rdcnt <= rdcnt + '1';
            else
                rdcnt <= wrcnt;
            end if:
        end if:
    end process;
```

Here we are setting the read counter to the write counter. This needs one clock cycle between writing and reading

end behavior:





### Lecture 09b

# **Simulation output**







## Why using a read / write pointer

- The ringbuffer has the same functionality as our wide shift register
  - So where is the difference?
  - Assumption: we want to write 8 bits (data size)
  - Shift register looks like



If we store 8 x 8 bit, we have to update 64 bits in one clock cycle



Parallel Data Output

Q2

MSB

Serial



LSB

LSB

Serial

Data

Output

# Why using a read / write pointer II

- By using a write pointer, we can use different internal structures (e.g. RAM)
- Since we are just updating one 8 bit "data cell", it's easier for the FPGA to write the data, less bit changes per clock cycle.







#### Lecture 09c

## **Trigger module**

```
library ieee;
use ieee.std logic 1164.all;
use ieee.numeric std.all;
entity TriggerModule is
    port(
        i sl CLK : in std logic;
                                                                  -- clock
        i_sl_rst : in std_logic; -- reset
i_slv_data : in std_logic_vector(7 downto 0); -- data input
        i_slv_thr : in std_logic_vector(7 downto 0); -- threshold input
o_sl_run : out std_logic -- run output
    );
end TriggerModule;
architecture behavior of TriggerModule is
    signal run : std logic := '0';
begin
    process(i sl CLK)
    begin
        if rising edge(i sl CLK) then
            if (i sl rst = '1') then
                 run <= '1';
            elsif ( unsigned(i slv data) > unsigned(i slv thr) ) then
                 run <= '0';
             end if:
        end if;
        o sl run <= run;
    end process;
end behavior:
```





## Lecture 09c













# **VHDL**





#### When / Else statement

#### a

- Sometimes, it is required to set a signal independent of a clock
- e.g.
  - Set signal / output empty to ,1' if cnt is zero, set it to zero otherwise

```
empty <= '1' when ( cnt = x"0" ) else '0';</pre>
```



# Storing data and analysing it later





## **Clocks within an FPGA**

## Many different clocks

- External signals
- Clocks & data from ADCs
- Local clocks
- Generated clocks
- Each clock has to be treated as a separate clock, even, if the frequency is the same





## Clocks in a real FPGA based readout







## How to transmit data between different clocks

# **Clock domain crossing**







# **Transfering Data between two clocks**

# • Assumption:

- we have one "sampling" event, which generates the data
- additionally we have one "readout" event, which displays the data
- both events must not be clocks, they can also be events generated by buttons, etc.





## **Sketch**







# **Important**

- We want to keep the order of the data
  - first input element should appear at the output as the first element

**FIFO** → First In First Out





# **Using a FiFo**







# FIFO in real life







# FIFO in real life



ssi-schaefer.de/





## **Use of FiFos**

Synchronous FiFos

same clock for read and write

- read and write clock is the same
  - Data storage
  - Protocol handling
- Asynchronous FiFos
  - read and write clock can be different
  - clock domain crossing
    - data transfer from one clock region to another





## FIFO and FPGA

- If you want to use complex FIFOs
  - There is the possibility to use tools from the FPGA vendor to create FiFo
- But: This is an educational course, so we are going to build our own FiFo.



# How is a FiFo working?

# • Simple FiFo:

- using ring buffer
- read "pointer"
- write "pointer"







# How to input data to the FiFo

## Writing to FiFo:

if not full

write data to position given by write poi increase write pointer by 1

## **Reading from FiFo:**

if not empty

read data from position given by read pointer increase read pointer by 1

## **Bookkeeping:**

count number of elements currently stored in Fifo → count number of read and writes



Not simply subtract read and write pointer this might result in trouble!





# **Our Verilog FiFo**

- We are building a synchronous FIFO
  - Read and Write Clock is the same
  - Data transfer on rising edge
- Storage Width => with of input and output bus
- Storage Depth => width of address bus
- Read enable
- Write enable
- Full Flag
- Empty Flag





## **FIFO** in electronics







# **Synchronous FiFo**





# **Synchronous FiFo**

- First start with the implementation of the FiFo
- Hint: when operating a FiFo, we can identify three blocks
  - input (input clock)
    - Write pointer
  - output (output clock)
    - Read pointer
  - bookkeeping (input & output clock)
    - Count elements





# **ToDo for today**

#### Lecture 10

- A. Implement a synchronous FiFo
  - Status outputs:
    - Full
    - Empty
  - Control inputs:
    - Reset
    - Read enable
    - Write enable
- B. Implement a asynchronous FiFo
  - Same inputs and outputs as above
  - BUT: a additional read / write clock
  - Note: The full and empty flags are not that trivial
  - Think about why this is not trivial, and about a possible way to solve this.





# Thank you!



